

## LM359 Dual, High Speed, Programmable, Current Mode (Norton) Amplifiers

#### **General Description**

The LM359 consists of two current differencing (Norton) input amplifiers. Design emphasis has been placed on obtaining high frequency performance and providing user programmable amplifier operating characteristics. Each amplifier is broadbanded to provide a high gain bandwidth product, fast slew rate and stable operation for an inverting closed loop gain of 10 or greater. Pins for additional external frequency compensation are provided. The amplifiers are designed to operate from a single supply and can accommodate input common-mode voltages greater than the supply.

#### **Applications**

- General purpose video amplifiers
- High frequency, high Q active filters
- Photo-diode amplifiers
- Wide frequency range waveform generation circuits
- All LM3900 AC applications work to much higher frequencies

#### **Features**

- User programmable gain bandwidth product, slew rate, input bias current, output stage biasing current and total device power dissipation
- High gain bandwidth product (I<sub>SET</sub> = 0.5 mA) 400 MHz for  $A_V$  = 10 to 100 30 MHz for  $A_V$  = 1
- High slew rate (I<sub>SET</sub> = 0.5 mA) 60 V/ $\mu$ s for A<sub>V</sub> = 10 to 100 30 V/ $\mu$ s for A<sub>V</sub> = 1
- Current differencing inputs allow high common-mode input voltages
- Operates from a single 5V to 22V supply
- $\blacksquare$  Large inverting amplifier output swing, 2 mV to  $V_{CC} = 2V$
- Low spot noise, 6 nV/ $\sqrt{\text{Hz}}$ , for f > 1 kHz

## **Typical Application**



- A<sub>V</sub> = 20 dB
- −3 dB bandwidth = 2.5 Hz to 25 MHz
- Differential phase error < 1° at 3.58 MHz</li>
- $\bullet~$  Differential gain error < 0.5% at 3.58 MHz

#### **Connection Diagram**



Order Number LM359J, LM359M or LM359N See NS Package Number J14A, M14A or N14A

#### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage  $22\,V_{\hbox{\scriptsize DC}}$ or  $\pm\,11~V_{DC}^{5.2}$ 

Power Dissipation (Note 1)

1W J Package N Package 750 mW

 $Maximum \ T_J$ 

J Package +150°C N Package +125°C

Thermal Resistance

J Package

 $\theta_{\rm jA}$  147°C/W still air

110°C/W with 400 linear feet/min air flow

N Package

 $\theta_{iA}$  100°C/W still air

75°C/W with 400 linear feet/min air flow

Input Currents,  $I_{IN}(+)$  or  $I_{IN}(-)$ 10 mA<sub>DC</sub> Set Currents, I<sub>SET(IN)</sub> or I<sub>SET(OUT)</sub>  $2 \text{ mA}_{DC}$ Operating Temperature Range LM359  $0^{\circ}$ C to  $+70^{\circ}$ C Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

Lead Temperature (Soldering, 10 sec.) 260°C

Soldering Information Dual-In-Line Package

Soldering (10 sec.) 260°C

Small Outline Package Vapor Phase (60 sec.)

215°C Infrared (15 sec.) 220°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

ESD rating to be determined.

## $\textbf{Electrical Characteristics} \ I_{SET(IN)} = I_{SET(OUT)} = 0.5 \ \text{mA}, \ V_{supply} = 12 \text{V}, \ T_{A} = 25 ^{\circ}\text{C} \ \text{unless otherwise noted}$

| Parameter                                                             | Conditions                                                                                                    |     | Units     |          |              |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----------|----------|--------------|--|
|                                                                       | o sinamono                                                                                                    | Min | Тур       | Max      | J            |  |
| Open Loop Voltage<br>Gain                                             | $V_{\text{supply}} = 12V, R_{\text{L}} = 1k, f = 100 \text{ Hz}$<br>$T_{\text{A}} = 125^{\circ}\text{C}$      | 62  | 72<br>68  |          | dB<br>dB     |  |
| Bandwidth<br>Unity Gain                                               | $R_{IN} = 1 \text{ k}\Omega, C_{comp} = 10 \text{ pF}$                                                        | 15  | 30        |          | MHz          |  |
| Gain Bandwidth Product<br>Gain of 10 to 100                           | $R_{IN}=50\Omega$ to $200\Omega$                                                                              | 200 | 400       |          | MHz          |  |
| Slew Rate<br>Unity Gain<br>Gain of 10 to 100                          | $R_{IN} = 1 \text{ k}\Omega, C_{comp} = 10 \text{ pF}$<br>$R_{IN} < 200\Omega$                                |     | 30<br>60  |          | V/μs<br>V/μs |  |
| Amplifier to Amplifier Coupling                                       | $f = 100 \text{ Hz to } 100 \text{ kHz}, R_L = 1 \text{ k}$                                                   |     | -80       |          | dB           |  |
| Mirror Gain                                                           | at 2 mA $I_{IN}(+)$ , $I_{SET} = 5 \mu A$ , $T_A = 25^{\circ}C$                                               | 0.9 | 1.0       | 1.1      | μΑ/μΑ        |  |
| (Note 2)                                                              | at 0.2 mA $I_{IN}(+)$ , $I_{SET} = 5 \mu A$<br>Over Temp.                                                     | 0.9 | 1.0       | 1.1      | μΑ/μΑ        |  |
|                                                                       | at 20 $\mu$ A I <sub>IN</sub> (+), I <sub>SET</sub> = 5 $\mu$ A<br>Over Temp.                                 | 0.9 | 1.0       | 1.1      | μΑ/μΑ        |  |
| ΔMirror Gain<br>(Note 2)                                              | at 20 $\mu$ A to 0.2 mA I <sub>IN</sub> (+)<br>Over Temp, I <sub>SET</sub> = 5 $\mu$ A                        |     | 3         | 5        | %            |  |
| Input Bias Current                                                    | Inverting Input, T <sub>A</sub> = 25°C<br>Over Temp.                                                          |     | 8         | 15<br>30 | μA<br>μA     |  |
| Input Resistance (βre)                                                | Inverting Input                                                                                               |     | 2.5       |          | kΩ           |  |
| Output Resistance                                                     | I <sub>OUT</sub> = 15 mA rms, f = 1 MHz                                                                       |     | 3.5       |          | Ω            |  |
| Output Voltage Swing<br>V <sub>OUT</sub> High<br>V <sub>OUT</sub> Low | $R_L = 600\Omega$<br>$I_{IN}(-)$ and $I_{IN}(+)$ Grounded<br>$I_{IN}(-) = 100 \ \mu A, \ I_{IN}(+) = 0$       | 9.5 | 10.3<br>2 | 50       | V<br>mV      |  |
| Output Currents<br>Source<br>Sink (Linear Region)                     | $I_{IN}(-)$ and $I_{IN}(+)$ Grounded, $R_L = 100\Omega$<br>$V_{comp} - 0.5V = V_{OUT} = 1V$ , $I_{IN}(+) = 0$ | 16  | 40<br>4.7 |          | mA<br>mA     |  |
| Sink (Overdriven)                                                     | $I_{IN}(-) = 100 \mu A, I_{IN}(+) = 0,$<br>$V_{OUT}$ Force = 1V                                               | 1.5 | 3         |          | mA           |  |
| Supply Current                                                        | Non-Inverting Input Grounded, $R_L = \infty$                                                                  |     | 18.5      | 22       | mA           |  |
| Power Supply Rejection (Note 3)                                       | f = 120 Hz, I <sub>IN</sub> (+) Grounded                                                                      | 40  | 50        |          | dB           |  |

Note 1: See Maximum Power Dissipation graph.

Note 2: Mirror gain is the current gain of the current mirror which is used as the non-inverting input.  $\left(A_{\parallel} = \frac{I_{\parallel}N(-)}{I_{\parallel}N(+)}\right) \Delta Mirror Gain is the % change in A_{\parallel} for two different mirror currents at any given temperature$ different mirror currents at any given temperature.

Note 3: See Supply Rejection graphs.





#### **Typical Performance Characteristics** (Continued)



















TEMPERATURE (°C)

Note: Shaded area refers to LM359J/LM359N
TL/H/7788-5

## **Application Hints**

The LM359 consists of two wide bandwidth, decompensated current differencing (Norton) amplifiers. Although similar in operation to the original LM3900, design emphasis for these amplifiers has been placed on obtaining much higher frequency performance as illustrated in *Figure 1*.

This significant improvement in frequency response is the result of using a common-emitter/common-base (cascode) gain stage which is typical in many discrete and integrated video and RF circuit designs. Another versatile aspect of these amplifiers is the ability to externally program many internal amplifier parameters to suit the requirements of a wide variety of applications in which this type of amplifier can be used.



TI /H/7788-6

FIGURE 1

#### DC BIASING

The LM359 is intended for single supply voltage operation which requires DC biasing of the output. The current mirror circuitry which provides the non-inverting input for the amplifier also facilitates DC biasing the output. The basic operation of this current mirror is that the current (both DC and AC) flowing into the non-inverting input will force an equal amount of current to flow into the inverting input. The mirror gain (A<sub>I</sub>) specification is the measure of how closely these two currents match. For more details see National Application Note AN-72

DC biasing of the output is accomplished by establishing a reference DC current into the (+) input, I<sub>IN</sub>(+), and requiring the output to provide the (-) input current. This forces the output DC level to be whatever value necessary (within the output voltage swing of the amplifier) to provide this DC reference current, Figure 2.



 $I_b(-)$  is the inverting input bias current

#### FIGURE 2

The DC input voltage at each input is a transistor  $V_{\mbox{\footnotesize{BE}}}$ ( $\cong$  0.6 V<sub>DC</sub>) and must be considered for DC biasing. For most applications, the supply voltage, V $^+$ , is suitable and convenient for establishing  $I_{IN}(+)$ . The inverting input bias current,  $I_b(-)$ , is a direct function of the programmable input stage current (see current programmability section) and to obtain predictable output DC biasing set  $I_{IN}(+) \ge 10I_b(-)$ .

The following figures illustrate typical biasing schemes for AC amplifiers using the LM359:



FIGURE 3. Biasing an Inverting AC Amplifier



FIGURE 4. Biasing a Non-Inverting AC Amplifier



#### FIGURE 5. nV<sub>BE</sub> Biasing

The nV<sub>BE</sub> biasing configuration is most useful for low noise applications where a reduced input impedance can be accommodated (see typical applications section).

#### **OPERATING CURRENT PROGRAMMABILITY (ISET)**

The input bias current, slew rate, gain bandwidth product, output drive capability and total device power consumption of both amplifiers can be simultaneously controlled and optimized via the two programming pins I<sub>SET(OUT)</sub> and I<sub>SET(IN)</sub>.

#### ISET(OUT)

The output set current (I<sub>SET(OUT)</sub>) is equal to the amount of current sourced from pin 1 and establishes the class A biasing current for the Darlington emitter follower output stage. Using a single resistor from pin 1 to ground, as shown in Figure 6, this current is equal to:



FIGURE 6. Establishing the Output Set Current

The output set current can be adjusted to optimize the amount of current the output of the amplifier can sink to drive load capacitance and for loads connected to  $V^+$ . The maximum output sinking current is approximately 10 times  $I_{SET(OUT)}$ . This set current is best used to reduce the total device supply current if the amplifiers are not required to drive small load impedances.

#### I<sub>SET(IN)</sub>

The input set current  $I_{SET(IN)}$  is equal to the current flowing into pin 8. A resistor from pin 8 to  $V^+$  sets this current to be:



FIGURE 7. Establishing the Input Set Current

 $I_{SET(IN)}$  is most significant in controlling the AC characteristics of the LM359 as it directly sets the total input stage current of the amplifiers which determines the maximum slew rate, the frequency of the open loop dominant pole, the input resistance of the (-) input and the biasing current  $I_{b}(-)$ . All of these parameters are significant in wide band amplifier design. The input stage current is approximately 3 times  $I_{SET(IN)}$  and by using this relationship the following first order approximations for these AC parameters are:

$$\begin{split} S_{r(MAX)} &= \text{max slew rate} \simeq \frac{3 \text{ I}_{SET(IN)} (10^{-6})}{C_{comp}} (\text{V}/\mu\text{s}) \\ &\text{frequency of dominant pole} \simeq \frac{3 \text{ I}_{SET(IN)}}{2\pi \text{ C}_{comp} \text{ A}_{VOL} (0.026\text{V})} (\text{Hz}) \\ &\text{input resistance} = \beta \text{re} \simeq \frac{150 (0.026\text{V})}{3 \text{ I}_{SET(IN)}} (\Omega) \end{split}$$

where  $C_{comp}$  is the total capacitance from the compensation pin (pin 3 or pin 13) to ground,  $A_{VOL}$  is the low frequency open loop voltage gain in V/V and an ambient tempera-

ture of 25°C is assumed (KT/q = 26 mV and  $\beta_{typ}$  = 150). ISET(IN) also controls the DC input bias current by the expression:

$$I_b(-) = \frac{3I_{\text{SET}}}{\beta} \cong \frac{I_{\text{SET}}}{50} \text{ for NPN } \beta = 150$$

which is important for DC biasing considerations.

The total device supply current (for both amplifiers) is also a direct function of the set currents and can be approximated by:

$$I_{\text{Supply}} \cong 27 \times I_{\text{SET(OUT)}} + 11 \times I_{\text{SET(IN)}}$$
 with each set current programmed by individual resistors.

#### PROGRAMMING WITH A SINGLE RESISTOR

Operating current programming may also be accomplished using only one resistor by letting I<sub>SET(IN)</sub> equal I<sub>SET(OUT)</sub>. The programming current is now referred to as I<sub>SET</sub> and it is created by connecting a resistor from pin 1 to pin 8 (Figure 8).

$$I_{SET} = \frac{V^+ - 2 V_{BE}}{R_{SET} + 1 k\Omega}$$
 where  $V_{BE} \cong 0.6V$ 



TL/H/7788-13

 $I_{SET(IN)} = I_{SET(OUT)} = I_{SET}$ 

#### FIGURE 8. Single Resistor Programming of I<sub>SET</sub>

This configuration does not affect any of the internal set current dependent parameters differently than previously discussed except the total supply current which is now equal to:

$$I_{\text{supply}} \cong 37 \times I_{\text{SET}}$$

Care must be taken when using resistors to program the set current to prevent significantly increasing the supply voltage above the value used to determine the set current. This would cause an increase in total supply current due to the resulting increase in set current and the maximum device power dissipation could be exceeded. The set resistor value(s) should be adjusted for the new supply voltage.

One method to avoid this is to use an adjustable current source which has voltage compliance to generate the set current as shown in *Figure 9*.



#### FIGURE 9. Current Source Programming of $I_{\mbox{\footnotesize SET}}$

This circuit allows I<sub>SET</sub> to remain constant over the entire supply voltage range of the LM359 which also improves power supply ripple rejection as illustrated in the Typical Performance Characteristics. It should be noted, however, that the current through the LM334 as shown will change linearly with temperature but this can be compensated for (see LM334 data sheet).

Pin 1 must never be shorted to ground or pin 8 never shorted to  $\rm V^+$  without limiting the current to 2 mA or less to prevent catastrophic device failure.

## CONSIDERATIONS FOR HIGH FREQUENCY OPERATION

The LM359 is intended for use in relatively high frequency applications and many factors external to the amplifier itself must be considered. Minimization of stray capacitances and their effect on circuit operation are the primary requirements. The following list contains some general guidelines to help accomplish this end:

- Keep the leads of all external components as short as possible.
- Place components conducting signal current from the output of an amplifier away from that amplifier's non-inverting input.
- 3. Use reasonably low value resistances for gain setting and biasing.
- Use of a ground plane is helpful in providing a shielding effect between the inputs and from input to output. Avoid using vector boards.
- Use a single-point ground and single-point supply distribution to minimize crosstalk. Always connect the two grounds (one from each amplifier) together.
- Avoid use of long wires (> 2 ") but if necessary, use shielded wire.
- 7. Bypass the supply close to the device with a low inductance, low value capacitor (typically a 0.01  $\mu$ F ceramic) to create a good high frequency ground. If long supply leads are unavoidable, a small resistor ( $\sim 10\Omega$ ) in series with the bypass capacitor may be needed and using shielded wire for the supply leads is also recommended.

#### **COMPENSATION**

The LM359 is internally compensated for stability with closed loop inverting gains of 10 or more. For an inverting gain of less than 10 and all non-inverting amplifiers (the amplifier always has 100% negative current feedback regardless of the gain in the non-inverting configuration) some external frequency compensation is required because the stray capacitance to ground from the (–) input and the feedback resistor add additional lagging phase within the feedback loop. The value of the input capacitance will typically be in the range of 6 pF to 10 pF for a reasonably constructed circuit board. When using a feedback resistance of 30 k $\Omega$  or less, the best method of compensation, without sacrificing slew rate, is to add a lead capacitor in parallel with the feedback resistor with a value on the order of 1 pF to 5 pF as shown in Figure 10.



TL/H/7788-15

FIGURE 10. Best Method of Compensation

Another method of compensation is to increase the effective value of the internal compensation capacitor by adding capacitance from the COMP pin of an amplifier to ground. An external 20 pF capacitor will generally compensate for all gain settings but will also reduce the gain bandwidth product and the slew rate. These same results can also be obtained by reducing  $I_{\mbox{\footnotesize{SET}(IN)}}$  if the full capabilities of the amplifier are not required. This method is termed over-compensation.

Another area of concern from a stability standpoint is that of capacitive loading. The amplifier will generally drive capacitive loads up to 100 pF without oscillation problems. Any larger C loads can be isolated from the output as shown in *Figure 11*. Over-compensation of the amplifier can also be used if the corresponding reduction of the GBW product can be afforded.



FIGURE 11. Isolating Large Capacitive Loads

In most applications using the LM359, the input signal will be AC coupled so as not to affect the DC biasing of the amplifier. This gives rise to another subtlety of high frequency circuits which is the effective series inductance (ESL) of the coupling capacitor which creates an increase in the impedance of the capacitor at high frequencies and can cause an unexpected gain reduction. Low ESL capacitors like solid tantalum for large values of C and ceramic for smaller values are recommended. A parallel combination of the two types is even better for gain accuracy over a wide frequency

#### **AMPLIFIER DESIGN EXAMPLES**

The ability of the LM359 to provide gain at frequencies higher than most monolithic amplifiers can provide makes it most useful as a basic broadband amplification stage. The design of standard inverting and non-inverting amplifiers, though different than standard op amp design due to the current differencing inputs, also entail subtle design differences between the two types of amplifiers. These differences will be best illustrated by design examples. For these examples a practical video amplifier with a passband of 8 Hz to 10 MHz and a gain of 20 dB will be used. It will be assumed that the input will come from a  $75\Omega$  source and proper signal termination will be considered. The supply voltage is 12  $V_{DC}$  and single resistor programming of the operating current,  $\ensuremath{\text{I}_{\text{SET}}},$  will be used for simplicity.

#### AN INVERTING VIDEO AMPLIFIER

1. Basic circuit configuration:



TL/H/7788-17

2. Determine the required  $I_{\mbox{\footnotesize SET}}$  from the characteristic curves for gain bandwidth product.

$$GBW_{MIN} = 10 \times 10 \text{ MHz} = 100 \text{ MHz}$$

For a flat response to 10 MHz a closed loop response to two octaves above 10 MHz (40 MHz) will be sufficient.

Actual GBW = 
$$10 \times 40 \text{ MHz} = 400 \text{ MHz}$$

$$R_{SET} = \frac{V^+ - 2 V_{BE}}{I_{SET}} - 1 k\Omega = \frac{10.8V}{0.5 \text{ mA}} - 1 k\Omega = 20.6 k\Omega$$

3. Determine maximum value for Rf to provide stable DC

$$I_{f(MIN)} \geq 10 \times \frac{3~I_{SET}}{\beta} = \frac{100~\mu\text{A minimum DC}}{\text{feedback current}}$$

Optimum output DC level for maximum symmetrical swing without clipping is:

$$\begin{split} V_{oDC(opt)} &= \frac{V_{o(MAX)} - V_{o(MIN)}}{2} + V_{o(MIN)} \\ &\approx \frac{(V^+ - 3 \, V_{BE}) - 2 \, mV}{2} \\ V_{oDC(opt)} &\cong \frac{12 - 1.8V}{2} = \frac{10.2V}{2} = 5.1 \, V_{DC} \end{split}$$

R<sub>f(MAX)</sub> can now be found:

$$R_{f(MAX)} = \frac{V_{oDC(opt)} - V_{BE}(-)}{I_{f(MIN)}} = \frac{5.1V - 0.6V}{100~\mu A} = 45~k\Omega$$
 This value should not be exceeded for predictable DC

4. Select R<sub>S</sub> to be large enough so as not to appreciably load the input termination resistance:

$$R_S \ge 750\Omega$$
 Let  $R_S = 750\Omega$ 

5. Select R<sub>f</sub> for appropriate gain:

$$A_V = \, - \, \frac{R_f}{R_S} \, \text{so;} \, R_f = \, 10 \, R_S = \, 7.5 \, k\Omega \label{eq:AV}$$

7.5  $k\Omega$  is less than the calculated  $R_{f(MAX)}$  so DC predicta-

6. Since  $R_f = 7.5k$ , for the output to be biased to 5.1  $V_{DC}$ , the reference current  $I_{IN}(+)$  must be:

$$I_{IN}(+) = \frac{5.1V - V_{BE}(-)}{R_f} = \frac{5.1V - 0.6V}{7.5 \text{ k}\Omega} = 600 \text{ } \mu\text{A}$$

Now R<sub>b</sub> can be found by: 
$$R_b = \frac{V^+ - V_{BE}(+)}{I_{IN}(+)} = \frac{12-0.6}{600~\mu A} = 19~k\Omega$$
 7. Select C<sub>i</sub> to provide the proper gain for the 8 Hz minimum

input frequency:

$$C_{\hat{I}} \geq \frac{1}{2\pi\;\mathsf{R}_{s}\left(f_{\hat{I}OW}\right)} = \frac{1}{2\pi\;(750\Omega)\;(8\;\mathsf{Hz})} = 26\;\mu\mathsf{F}$$

A larger value of Ci will allow a flat frequency response down to 8 Hz and a 0.01  $\mu F$  ceramic capacitor in parallel with Ci will maintain high frequency gain accuracy.

8. Test for peaking of the frequency response and add a feedback "lead" capacitor to compensate if necessary.

#### Final Circuit Using Standard 5% **Tolerance Resistor Values:**



TL/H/7788-18

#### **Circuit Performance:**



TL/H/7788-19

 $V_{O(DC)} = 5.1V$ Differential phase error  $\leq$  1° for 3.58 MHz f $_{\rm IN}$ Differential gain error  $\leq$  0.5% for 3.58 MHz  $f_{\mbox{\footnotesize{IN}}}$  $f_{-3 \text{ dB}} \text{ low} = 2.5 \text{ Hz}$ 

#### A NON-INVERTING VIDEO AMPLIFIER

For this case several design considerations must be dealt

• The output voltage (AC and DC) is strictly a function of the size of the feedback resistor and the sum of AC and DC "mirror current" flowing into the (+) input.

- The amplifier always has 100% current feedback so external compensation is required. Add a small (1 pF-5 pF) feedback capacitance to leave the amplifier's open loop response and slew rate unaffected.
- To prevent saturating the mirror stage the total AC and DC current flowing into the amplifier's (+) input should be less than 2 mA.
- The output's maximum negative swing is one diode above ground due to the  $V_{\mbox{\footnotesize{BE}}}$  diode clamp at the (-)

#### **DESIGN EXAMPLE:**

 $e_{IN}=50$  mV (MAX),  $f_{IN}=10$  MHz (MAX), desired circuit BW =20 MHz,  $A_V=20$  dB, driving source impedance  $=75\Omega,\,V^+=12V.$ 

1. Basic circuit configuration:



TI /H/7788-20

2. Select  $I_{\mbox{\footnotesize SET}}$  to provide adequate amplifier bandwidth so that the closed loop bandwidth will be determined by Rf and Cf. To do this, the set current should program an amplifier open loop gain of at least 20 dB at the desired closed loop bandwidth of the circuit. For this example, an I<sub>SET</sub> of 0.5 mA will provide 26 dB of open loop gain at 20 MHz which will a gramming for I<sub>SET</sub>:  $R_{SET} = \frac{V^+ - 2\,V_{BE}}{I_{SET}} - 1\,k\Omega = 20.6\,k\Omega$ 20 MHz which will be sufficient. Using single resistor pro-

$$R_{SET} = \frac{V^+ - 2 V_{BE}}{I_{SET}} - 1 k\Omega = 20.6 k\Omega$$

3. Since the closed loop bandwidth will be determined by

$$R_f$$
 and  $C_f \left( f_{-3 \text{ dB}} = \frac{1}{2\pi R_f C_f} \right)$ 

to obtain a 20 MHz bandwidth, both  $R_{\rm f}$  and  $C_{\rm f}$  should be kept small. It can be assumed that  $C_{\rm f}$  can be in the range of 1 pF to 5 pF for carefully constructed circuit boards to insure stability and allow a flat frequency response. This will limit the value of  $R_{\rm f}$  to be within the range of:

$$\frac{1}{2\pi~5~\text{pF}~20~\text{MHz}} \leq ~R_{f} \leq \frac{1}{2\pi~1~\text{pF}~20~\text{MHz}}$$
 or 1.6 k $\Omega \leq R_{f} \leq 7.96~\text{k}\Omega$ 

Also, for a closed loop gain of  $\pm$  10,  $R_f$  must be 10 times  $R_S\,\pm\,r_e$  where  $r_e$  is the mirror diode resistance.

- 4. So as not to appreciably load the  $75\Omega$  input termination resistance the value of (Rs + re) is set to  $750\Omega.$
- 5. For  $A_V = 10$ ;  $R_f$  is set to 7.5 k $\Omega$ .
- 6. The optimum output DC level for symmetrical AC swing is:

$$\begin{split} V_{\text{oDC(opt)}} &= \frac{V_{\text{o(MAX)}} - V_{\text{o(MIN)}}}{2} + V_{\text{o(MIN)}} \\ &= \frac{(12 - 1.8)V - 0.6V}{2} + 0.6V = 5.4 \, V_{\text{DC}} \end{split}$$

7. The DC feedback current must be:

$$\begin{split} I_{FB} &= \frac{V_{oDC(opt)} - V_{BE}(-)}{R_f} = \frac{5.4V - 0.6V}{7.5k} \\ &= 640~\mu A = I_{IN}(+) \end{split}$$

DC biasing predictability will be insured because 640  $\mu A$  is greater than the minimum of ISET/5 or 100  $\mu A.$ 

For gain accuracy the total AC and DC mirror current should be less than 2 mA. For this example the maximum AC mirror current will be;

$$\frac{\pm e_{in\,peak}}{R_{\textrm{S}} + r_{\textrm{e}}} = \frac{\pm 50 \; \textrm{mV}}{750\Omega} = \; \pm 66 \; \mu\textrm{A}$$

therefore the total mirror current range will be 574  $\mu\text{A}$  to 706  $\mu\text{A}$  which will insure gain accuracy.

8.  $R_b$  can now be found:

$$R_b = \frac{V^+ - V_{BE}(+)}{I_{IN}(+)} = \frac{12 - 0.6}{640 \ \mu A} = 17.8 \ k\Omega$$

9. Since  $R_{\text{S}} + r_{\text{e}}$  will be 750  $\!\Omega$  and  $r_{\text{e}}$  is fixed by the DC mirror current to be:

$$r_{e} = \frac{\text{KT}}{\text{q I}_{\text{IIN(+)}}} = \frac{\text{26 mV}}{\text{640 } \mu\text{A}} \cong \text{40}\Omega \text{ at 25°C}$$

 $R_s$  must be  $750\Omega-40\Omega$  or  $710\Omega$  which can be a  $680\Omega$  resistor in series with a  $30\Omega$  resistor which are standard 5% tolerance resistor values.

 As a final design step, C<sub>i</sub> must be selected to pass the lower passband frequency corner of 8 Hz for this example.

$$C_{i} = \frac{1}{2\pi \left( \text{R}_{\text{S}} + \text{r}_{\text{e}} \right) \text{f}_{\text{low}}} = \frac{1}{2\pi \left( 750\Omega \right) \left( 8 \text{ Hz} \right)} = 26.5 \ \mu \text{F}$$

A larger value may be used and a 0.01  $\mu F$  ceramic capacitor in parallel with  $C_i$  will maintain high frequency gain accuracy.

#### Final Circuit Using Standard 5% Tolerance Resistor Values



#### **Circuit Performance**



TL/H/7788-22

 $V_{O(DC)} = 5.4V$ Differential phase error < 0.5° Differential gain error < 2%

 $f_{-3~dB}$  low = 2.5 Hz

#### **GENERAL PRECAUTIONS**

The LM359 is designed primarily for single supply operation but split supplies may be used if the negative supply voltage is well regulated as the amplifiers have no negative supply rejection.

The total device power dissipation must always be kept in mind when selecting an operating supply voltage, the programming current, I<sub>SET</sub>, and the load resistance, particularly when DC coupling the output to a succeeding stage. To prevent damaging the current mirror input diode, the mirror current should always be limited to 10 mA, or less, which is important if the input is susceptible to high voltage transients. The voltage at any of the inputs must not be forced more negative than -0.7V without limiting the current to 10

The supply voltage must never be reversed to the device; however, plugging the device into a socket backwards would then connect the positive supply voltage to the pin that has no internal connection (pin 5) which may prevent inadvertent device failure.

## **Typical Applications**

#### **DC Coupled Inputs**

Inverting



## Non-Inverting



$$V_{O(DC)} = V_{BE}(-) + \frac{(V_{IN(DC)} - V_{BE}(+)) R_f}{R_s}$$

- Eliminates the need for an input coupling capacitor
- Input DC level must be stable and can exceed the supply voltage of the LM359 provided that maximum input currents are not exceeded.

#### Noise Reduction using nV<sub>BE</sub> Biasing



#### nV<sub>BE</sub> Biasing with a Negative Supply



TL/H/7788-26

• R1 and C2 provide additional filtering of the negative biasing supply

#### **Typical Input Referred Noise Performance**



TL/H/7788-27

#### Adding a JFET Input Stage



- FET input voltage mode op amp
- $\bullet$  For A  $_{V}\,=\,$  +1; BW  $=\,$  40 MHz, S  $_{r}\,=\,$  60 V/ $\mu s;$  C  $_{C}\,=\,$  51 pF
- $\bullet$  For AV  $=\,$  +11; BW  $=\,$  24 MHz,  $S_{r}\,=\,$  130 V/ $\mu s;$   $C_{C}\,=\,5$  pF
- $\bullet$  For A\_V =  $\,+\,100;\, BW\,=\,4.5$  MHz,  $S_{r}\,=\,150$  V/  $\mu s;\, C_{C}\,=\,2$  pF
- V<sub>OS</sub> is typically <25 mV; 100 $\Omega$  potentiometer allows a V<sub>OS</sub> adjust range of  $\approx~\pm200$  mV
- Inputs must be DC biased for single supply operation

## Typical Applications (Continued)

# 

TL/H/7788-29

D1 ~ RCA N-Type Silicon P-I-N Photodiode

- Frequency response of greater than 10 MHz
- If slow rise and fall times can be tolerated the gate on the output can be removed. In this case the rise and the fall time of the LM359 is 40 ns.
- $\bullet$   $T_{\mbox{\scriptsize PDL}} = \,$  45 ns,  $T_{\mbox{\scriptsize PDH}} = \,$  50 ns  $\,-\,$  T²L output

#### **Balanced Line Driver**



For 
$$V_0 1 = V_0 2 = \frac{V^+}{2}$$
,  $\frac{R3}{R2} = \frac{V^+ - 2\phi}{2(V^+ - \phi)}$ ,  $\frac{R6}{R5} = \frac{V^+ - 2\phi}{\phi}$  where  $\phi \approx 0.6V$  
$$A_V = \frac{R3}{2} \left(\frac{R6}{R5} + 1\right)$$

- 1 MHz—3 dB bandwidth with gain of 10 and 0 dbm into  $600\Omega$
- 0.3% distortion at full bandwidth; reduced to 0.05% with bandwidth of 10 kHz
- $\bullet$  Will drive C  $_L=$  1500 pF with no additional compensation,  $\pm 0.01~\mu F$  with C  $_{comp}=$  180 pF
- $\bullet$  70 dB signal to noise ratio at 0 dbm into 600  $\!\Omega$  , 10 kHz bandwidth

## **Typical Applications** (Continued)

#### Difference Amplifier



$$A_V = \frac{R4}{R1} \text{ for R1} = R2$$

\*CMRR is adjusted for max at expected CM input signal

$$\text{R6} \approx \frac{\text{R5}}{\text{5}} \text{, for R5} = \text{100 k}\Omega$$

- Wide bandwidth
- 70 dB CMRR typ
- Wide CM input voltage range

• Up to 5 MHz operation • T<sup>2</sup>L compatible input All diodes = 1N914

#### **Voltage Controlled Oscillator**



$$f_0 = \frac{V_{IN} - \varphi}{4\,C\Delta V\,R1}$$

where: R2 = 2R1

 $\varphi = \text{amplifier input voltage} = \text{0.6V}$ 

 $\Delta V = DM7414$  hysteresis, typ 1V

- 5 MHz operation
- T<sup>2</sup>L output







## Typical Applications (Continued)

#### High Performance 2 Amplifier Biquad Filter(s)



 • The high speed of the LM359 allows the center frequency Q  $_0$  product of the filter to be:  $f_0\times Q_0 \le 5$  MHz TL/H/7788-35

- The above filter(s) maintains performance over wide temperature range
- One half of LM359 acts as a true non-inverting integrator so only 2 amplifiers (instead of 3 or 4) are needed for the biquad filter structure

## DC Biasing Equations for $V_{O1(DC)}\cong V_{O2(DC)}\cong V^+/2$

| Type I   | $\frac{2 V_{\text{IN(DC)}}}{V^{+}(R_{\text{i2}})} + \frac{1}{R} + \frac{1}{R_{\text{Q}}} = \frac{2}{R_{\text{b}}}; R1 = 2R$ |
|----------|-----------------------------------------------------------------------------------------------------------------------------|
| Type II  | $\frac{1}{R} + \frac{1}{R_Q} = \frac{2}{R_b}$ ; R1 = 2R                                                                     |
| Type III | $\frac{1}{R} + \frac{1}{R_Q} = \frac{2}{R_b}; \frac{1}{R1} = \frac{V_{\text{IN(DC)}}}{V^+(R_{i1})} + \frac{1}{2R}$          |

#### **Analysis and Design Equations**

|      |                 |                 | _  | _               | _               |                | _                 |                        |                    |                                   |                    |                                    |
|------|-----------------|-----------------|----|-----------------|-----------------|----------------|-------------------|------------------------|--------------------|-----------------------------------|--------------------|------------------------------------|
| Туре | V <sub>01</sub> | V <sub>O2</sub> | Ci | R <sub>i2</sub> | R <sub>i1</sub> | f <sub>o</sub> | Qo                | f <sub>Z</sub> (notch) | H <sub>o(LP)</sub> | H <sub>o(BP)</sub>                | H <sub>o(HP)</sub> | H <sub>o(BR)</sub>                 |
| ı    | BP              | LP              | 0  | R <sub>i2</sub> | ∞               | ½ πRC          | R <sub>Q</sub> /R | _                      | R/R <sub>i2</sub>  | R <sub>Q</sub> /R <sub>i2</sub>   | _                  | _                                  |
| Ш    | HP              | BP              | Ci | ∞               | ∞               | ½ πRC          | R <sub>Q</sub> /R | _                      | _                  | R <sub>Q</sub> C <sub>i</sub> /RC | C <sub>i</sub> /C  | _                                  |
| III  | Notch/<br>BR    | _               | Ci | 8               | R <sub>i1</sub> | ½ πRC          | R <sub>Q</sub> /R | ¹⁄₂π √RR¡CC¡           | _                  | _                                 | _                  | $H_0 = C_i/C$ $f \to \infty$       |
|      |                 |                 |    |                 |                 |                | •                 |                        |                    |                                   | -                  | $H_0 = C/R_i$<br>$f \rightarrow 0$ |





#### Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number LM359N NS Package Number N14A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** 

Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 35 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.

13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.
Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.